31. a. Describe the working of voltage controlled oscillator with neat sketch and list out its applications.

(OR)

- b. Explain the 555 timer operation in monostable mode with relevant diagram.
- 32. a. With necessary diagram explain the working of PLL and describe how PLL is used in FSK demodulation.

b. Explain Gilbert cell multiplier circuit and derive the expression for output voltage.

| K | * | * | * | * |  |
|---|---|---|---|---|--|
|   |   |   |   |   |  |

| Reg. No. |  | , |  |  | - | - |
|----------|--|---|--|--|---|---|
| 1406.110 |  |   |  |  |   |   |

#### **B.Tech. DEGREE EXAMINATION, NOVEMBER 2018**

Fourth Semester

# MH1012 - LINEAR INTEGRATED CIRCUITS

(For the candidates admitted during the academic year 2013 - 2014 and 2014 - 2015)

| TA T |    | 4  |   |
|------|----|----|---|
|      | V. | ŧΔ | • |
|      | ., |    |   |

- Part A should be answered in OMR sheet within first 45 minutes and OMR sheet should be handed over to hall invigilator at the end of 45th minute.
- Part B and Part C should be answered in answer booklet.

Time: Three Hours

(C)  $V_{UT} - V_{LT}$ 

Page 1 of 4

Max. Marks: 100

### $PART - A (20 \times 1 = 20 Marks)$ Answer ALL Questions

|    |            | THIS WOLLD                                                                      | _ ~~       |                                |
|----|------------|---------------------------------------------------------------------------------|------------|--------------------------------|
| ι. | (A)        | ther name for a unity gain amplifier is<br>Difference amplifier<br>Single ended | ` '        | Comparator<br>Voltage follower |
| 2. | For i      | ideal operational amplifier, the CMRR                                           | value      | is                             |
|    | (A)<br>(C) |                                                                                 | (B)<br>(D) |                                |
| 3. | The        | gain of an integrator circuit for a DC ir                                       | put i      | S                              |
|    |            | Infinity                                                                        |            | Zero                           |
|    | ` '        | 6 dB                                                                            | ` '        | 3 dB                           |
| 1. | The        | output of a particular op-amp increases                                         | 8V i       | n 12 μs. The slew rate is      |
|    |            | 90 V/μs                                                                         |            | 0.67 V/μs                      |
|    | ` '        | 1.5 V/μs                                                                        | ` '        | 3 V/μs                         |
| 5. | Prec       | ision rectifier rectifies the voltages                                          |            |                                |
|    | (A)        | Below 0.7 V                                                                     | (B)        | Above 90 μV                    |
|    | (C)        | Below 60 $\mu V$                                                                | (D)        | Above 0.7 V                    |
| 6. | An o       | pp-amp clamper is also referred as                                              |            |                                |
|    | (A)        | DC cutter                                                                       | (B)        | DC inserter                    |
|    | (C)        | Rectifier                                                                       | (D)        | Regulator                      |
| 7. | Whi        | ch of the following is used as an active                                        |            |                                |
|    | (A)        | Inductor                                                                        | (B)        | Capacitor                      |
|    | (C)        | Resistor                                                                        | (D)        | Op-amp                         |
| 8. | In S       | chmitt trigger circuit, hysteresis voltag                                       |            |                                |
|    | (A)        | $V_{UT} + V_{LT}$                                                               | (B)        | $V_{UT} + V_{LT}$              |

| 9.     | (A) Flash ty                           |                                                                            | (B)        | ensor module and the processing unit? Weighted resistor type DAC Inverted R-2R DAC |
|--------|----------------------------------------|----------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------|
| 10.    | (A) Parallel                           |                                                                            | (B)        | Parallel counter A/D converter Parallel comparator Λ/D converter                   |
| 11.    | In 4-bit succe<br>(A) 0000<br>(C) 1100 | essive approximation A/D, the                                              | (B)        | ing bit sequence is  1000 1111                                                     |
| 12.    |                                        | ep of a 9-bit DAC is 10.3 me input is 101101111?                           | (B)        | f 000000000 represents 0V, what output is  1.5 V 3.78 V                            |
| 13.    | In an astable as                       | multivibrator circuit using 55.                                            | 5 IC f     | requency of oscillation in the output is given                                     |
|        |                                        | $(R_A + R_B)C Hz$                                                          | (B)        | $F = \frac{1}{(R_A + R_B)C} Hz$                                                    |
| *      | (C) $F = \frac{1}{(R_A)^2}$            | $\frac{1.45}{(1+2R_B)C} Hz$                                                | (D)        | $F = \frac{R_B C}{0.69 R_A} Hz$                                                    |
| 14.    | acquire lock                           | with input signal?                                                         |            | e range of frequencies over which PLL can                                          |
|        | (C) Lock in                            | _                                                                          |            | Pull in time<br>Capture range                                                      |
| 15.    | •                                      | omparators are available in 55                                             |            | 2                                                                                  |
|        | (A) 3<br>(C) 1                         |                                                                            | (B)<br>(D) |                                                                                    |
| 16.    | output switch                          | es high for a period of time de                                            | eterm      |                                                                                    |
|        |                                        |                                                                            |            | Amplitude of the input trigger Magnitude of the DC supply voltage                  |
| 17.    | (A) Low fre                            | gulator operates power transis<br>quency on/off switch<br>quency on switch | (B)        | High frequency on/off switch High frequency on switch                              |
| 18.    |                                        | he following oscillator, the f                                             |            | ency deviation is directly proportional to the                                     |
|        |                                        | se shift oscillator                                                        | . ,        | Wien bridge oscillator Voltage controlled oscillator                               |
| 19.    |                                        | plier will function property itive or negative.                            | if one     | input is held positive and the other can be                                        |
|        | (A) One qua                            | drant                                                                      |            | Two quadrant                                                                       |
| 2 of 4 | (C) Three qu                           | uadrant                                                                    | (D)        | Four quadrant 30NF4MH1012                                                          |
|        |                                        |                                                                            |            |                                                                                    |

20. When PLL is locked to an input frequency the error is proportional to

(B)  $f_c - f_o$ 

(A)  $f_s - f_o$ (C)  $f_o - f_s$ 

(D)  $f_o - f_c$ 

## $PART - B (5 \times 4 = 20 Marks)$ Answer ANY FIVE Questions

Design an inverting summer amplifier to get the output expression as  $V_0 = -(2.5V_1 + 0.8V_2 + 4V_3)$ ; take  $R = 2k\Omega$ .

- Write a short note on ideal characteristics of op-amp.
- 23. With relevant diagrams explain the clamping operation using op-amp.
- Discuss the working principle of sample and hold circuit.
- Explain the terms resolution and accuracy of ADC.
- Define the following
  - Lock-in range (i)
  - (ii) Capture range
  - (iii) Pull in time
- Give the features of 555 timer.

## $PART - C (5 \times 12 = 60 Marks)$ Answer **ALL** Questions

28. a. Explain the non-ideal DC characteristics of op-amp with relevant diagrams.

- b.i. For V to I grounded load converter,  $V_{in} = 5 V$ ,  $R = 10 k\Omega$ , non-inverting voltage  $V_{I} = 1V_{in}$ Find load current and output voltage V<sub>0</sub>.
- ii. Design an adder-subtractor circuit for  $V_0 = 2V_1 + 5V_2 10V_3$  with value  $R_f = 10 \text{ k}\Omega$ .
- 29. a. Draw and explain the commonly used three op-amp instrumentation amplifier circuit. Derive the expression for its gain.

(OR)

- b. Describe the working of a stable multivibrator using op-amp and derive the expression for time period.
- 30. a. Explain in detail about successive approximation type ADC.

- b. With a neat diagram, explain the working principle of
  - (i) R-2R ladder type DAC
  - (ii) Weighted resistor DAC